# A Wide-Range Low-Cost All-Digital **Duty-Cycle Corrector**

Ching-Che Chung, Member, IEEE, Duo Sheng, Member, IEEE, and Chang-Jun Li

Abstract-A system clock with a 50% duty cycle is demanded in high-speed data communication applications, such as double data rate memories and double sampling analog-to-digital converters. In this paper, a wide-range low-cost all-digital duty-cycle corrector (ADDCC) is presented. The proposed ADDCC uses a delay-recycled half-cycle time delay line to reduce the required length of the delay line to half of the input clock period. Thus, it can extend the operating frequency toward a lower frequency with small area cost as compared with the conventional design. The proposed design is implemented in a standard performance 90-nm CMOS process, and the active area is 170  $\times$  170  $\mu$ m<sup>2</sup>. The input frequency of the proposed ADDCC ranges from 75 to 734 MHz, and the input duty-cycle ranges from 9% to 86%. The measured output duty-cycle error is less than 1.78%. The proposed ADDCC consumes 4.59 mW at 734 MHz and 0.9 mW at 75 MHz with a 1.0-V power supply.

Index Terms-All-digital duty-cycle corrector (ADDCC), delay-locked loop (DLL), digitally controlled delay line, phase alignment, wide-range.

### I. INTRODUCTION

S THE operating frequencies of electronic systems continue to increase, double edge sampling techniques are increasingly used in high-performance systems. For example, double data rate memories and double sampling analog-to-digital converters require sampling the input data via the positive and negative edges of the reference clock. However, the duty-cycle error of the clock signal may be as high as  $\pm 20\%$  when the clock signal is distributed to other module blocks through clock buffers [1]. The duty-cycle error of the clock signal causes unbalanced calculation times for sequential circuits. Accordingly, a system clock with a 50% duty cycle is demanded. Therefore, a duty-cycle corrector (DCC) is used in a system-on-a-chip (SoC) to correct distortions in the clock signal owing to process, voltage, and temperature (PVT) variations. Furthermore, the corrected clock signal should be phase aligned with the input clock to avoid inserting an additional clock skew by the DCC circuit.

In recent years, many DCCs have been proposed and can be classified into two categories: analog DCCs [2] and

Manuscript received March 29, 2014; revised September 20, 2014; accepted November 11, 2014. Date of publication November 26, 2014; date of current version October 21, 2015. This work was supported by the Ministry of Science and Technology, Taiwan, under Grant NSC-102-2221-E-194-063-MY3.

C.-C. Chung and C.-J. Li are with the Department of Computer Science and Information Engineering, National Chung Cheng University, Chiavi 62102, Taiwan (e-mail: wildwolf@cs.ccu.edu.tw; changruen@s3lab.org).

D. Sheng is with the Department of Electrical Engineering, Fu Jen Catholic University, Taipei 24205, Taiwan (e-mail: duosheng@mail.fju.edu.tw).

Color versions of one or more of the figures in this paper are available online at http://ieeexplore.ieee.org.

Digital Object Identifier 10.1109/TVLSI.2014.2370631

pulse stretching pulse shrinking false pulse quantization actual puls (b) (a)

Fig. 1. Operation of the SMD-based DCC at unbalanced process corners. (a) Pulse stretching. (b) Pulse shrinking.

digital DCCs [3]–[15]. Analog DCCs use a pulsewidth control loop (PWCL) to correct the input clock by continuously adjusting the feedback voltage of the control stage [2]. However, PWCL-based DCC requires a relatively long settling time and uses several large on-chip capacitors for filtering control voltage ripples. Thus, PWCL-based DCC often occupies a relatively large chip area. Furthermore, PWCL-based DCC has a serious charge pump mismatch problem at unbalanced process corners (i.e., slow-fast or fast-slow), and this problem will affect the output duty-cycle error. In addition, the leakage current of transistors in advanced CMOS process also causes ripples on the control voltage and affects the stability of the output clock. Moreover, the output clock is not phase aligned with the input clock in PWCL-based DCC [2].

In contrast to analog DCCs, all-digital DCCs (ADDCCs) utilize no passive components facilitating their integration with other digital circuits. There are two major ADDCC architectures: the synchronous-mirror-delay (SMD) type and the time-to-digital converter (TDC) type. The SMD-based ADDCC [4] uses a half-cycle delay line (HCDL) to measure the period of the input clock. However, when short pulses pass through the HCDL, the pulses can be stretched or shrank due to the duty distortion caused by the delay line at unbalanced process corners. As shown in Fig. 1(a), when a false pulse

1063-8210 © 2014 IEEE. Personal use is permitted, but republication/redistribution requires IEEE permission. See http://www.ieee.org/publications\_standards/publications/rights/index.html for more information.





Fig. 2. Dual-loop ADDCC architecture.

is generated at node B due to pulse stretching, the output duty-cycle error is increased. On the other hand, as shown in Fig. 1(b), when the pulse at node B disappears due to pulse shrinking, the SMD-based ADDCC suffers a malfunction.

The TDC is widely used in ADDCCs [5]–[9] to reduce the lock-in time. The TDC can obtain input clock period information, and therefore, the lock-in time can be greatly reduced as compared with the DCC [11] using the successive approximation register controlled or pulse shrinking/stretching approaches [12]–[15]. However, in ADDCCs [5], [6], the TDC has an extra area cost, and a delay mismatch problem also exists between the TDC and the delay line. To reduce the chip area and delay mismatch problem, ADDCCs [7]–[9] integrate the TDC into the delay line. However, in ADDCCs [7]–[9], since the fine-tuning delay stage is not added in the delay line, the duty-cycle error of these ADDCCs is dependent on the coarse-tuning delay stage resolution.

As compared with TDC-based ADDCCs, delay-recycled ADDCCs [8]–[10] have fewer delay cells in the delay line and flip-flops in the TDC. Thus, the operating frequency range can be extended to a lower frequency with less area cost and lower power consumption. However, the binary-weighted delay line in ADDCCs [8], [9] has a nonlinearity problem with on-chip variations. To improve the resolution of the delay line, finetuning delay cells are added in the ADDCC [10] to achieve a relatively small duty-cycle error. However, the cascaded delay line architecture usually needs to overlap the coarsetuning step by 20%-30% in design of the fine-tuning delay stage to ensure that the controllable delay range of the finetuning delay stage is larger than one coarse-tuning step with PVT variations. However, the delay time versus control code becomes a nonmonotonic response in [10], and there will have a large cycle-to-cycle jitter when the DCC controller switches coarse-tuning control code.

A dual-loop-based ADDCC [14], [15] that employs a DCC and a delay-locked loop (DLL) is shown in Fig. 2. The dualloop-based ADDCC has high duty-cycle correction accuracy while maintaining phase alignment between the input and the output clocks. However, the dual-loop-based ADDCC requires a relatively long lock-in time due to the dual-loop operation. In addition, since the DLL is used to generate two complementary duty-cycle signals, the duty-cycle error caused by the delay line of the DLL cannot be corrected by the DCC loop. Therefore, the duty-cycle error caused by the digitally controlled delay line will directly affect the duty-cycle error of the output clock (CLK\_OUT).

In this paper, an ADDCC that can achieve a high duty-cycle correction resolution and have a wide operating frequency range (734/75 MHz = 9.78) while maintaining

phase alignment and low area cost is presented. The rest of this paper is organized as follows. The architecture of the proposed ADDCC is presented in Section II. Section III describes the circuit implementation of the proposed design. Section IV discusses the theoretical performance of the ADDCC. Section V shows the experimental results of the proposed design. Finally, the conclusion is given in Section VI.

## II. PROPOSED ADDCC ARCHITECTURE

A block diagram of the proposed ADDCC is shown in Fig. 3. The ADDCC is composed of a multiplexer (MUX), a pulse generator (PG), an AND gate, a HCDL, a phase detector (PD) [16], an ADDCC controller, a TDC encoder, and a D-type flip-flop (DFF). The PG transforms the input clock (CLK\_IN) and the feedback clock (CLK\_FB or CLK\_OUT) into narrow pulses (in\_pulse and fb\_pulse). The signal tdc\_start selects CLK\_FB or CLK\_OUT to generate fb\_pulse. The AND gate before the pulse signal will be pulled down to avoid unnecessary pulses triggering the DFF until the reset signal (RESET) is pulled low. Once the reset signal (RESET) is pulled low, the AND gate before the pulse signal allows the short pulses to propagate through the HCDL.

The proposed TDC-embedded HCDL is composed of a 6-bit TDC-embedded coarse-tuning delay line (CDL) and a 5-bit fine-tuning delay line (FDL) [19], as shown in Fig. 4. The proposed CDL is composed of 63 lattice delay units [20] and embedded with a TDC. The dummy cells are added to balance the capacitance loading of the NAND gates. Every two NAND gates have a DFF for quantizing the period of the input clock and output as tdc\_data [63:0], and the resolution of the CDL is the propagation delay of the two NAND gates. To improve the delay line resolution, the FDL is added. The FDL [19] is composed of two parallel connected tristate buffer arrays operating as an interpolator circuit. In the proposed ADDCC, the delay-recycled architecture reduces the required length of the delay line to half of the input clock period. As a result, the operating frequency range can be extended to a lower frequency with less area cost and lower power consumption.

Fig. 5 shows the overall timing diagram of the proposed ADDCC. After the ADDCC is reset, the control code (ctrl\_code [10:0]) of the HCDL is set to the maximum value (i.e., 11'd2047) that sets the HCDL to provide a maximum delay time, and tdc\_start is pulled high in the beginning. Subsequently, the narrow pulses propagate through the HCDL. At the next rising edge of the input clock (CLK\_IN), the TDC captures the propagated pulse signals and stores them as tdc\_data [63:0]. The TDC encoder searches for the bit location of the first 1 in tdc\_data [63:0], from the most-significant bit (MSB) to the least-significant bit (LSB). Then, the TDC encoder outputs the initial delay control code (tdc\_code [5:0]) for the ADDCC to achieve fast lock-in.

After setting the initial control code, the input (CLK\_IN) and output (CLK\_OUT) clocks still have a residual phase error due to the finite TDC resolution. Hence, the proposed ADDCC increases or decreases the delay-line control code (ctrl\_code [10:0]) according to the outputs of the PD.



Fig. 3. Proposed ADDCC.



Fig. 4. TDC-embedded HCDL.



Fig. 5. Overall timing diagram of the proposed ADDCC.

A binary search scheme is adopted in the ADDCC controller to accelerate the fine-tuning process. Whenever the PDs output is changed from UP to DOWN or vice versa, the search step (step [4:0]) is divided by 2 until the step is reduced to one. Once the step is equal to one, the ADDCC is locked, and the output clock (CLK\_OUT) is phase aligned with the input clock (CLK\_IN). In the proposed ADDCC, the required delay time of the HCDL is reduced to one half of the input clock period. Thus, for wide-range operation, chip area and power consumption of the ADDCC can be reduced as compared with other ADDCCs [5]–[7].

The detail timing diagrams of the TDC with a low-frequency input clock and a high-frequency input clock are shown in Figs. 6 and 7, respectively. In Fig. 6, after the ADDCC is reset, the first rising edge transition of the toggle signal triggers the DFF to pull up the output clock (CLK\_OUT) to logic 1 state, indicating that the period of the input clock (CLK\_IN) is longer than the maximum delay time of the HCDL. Then, the PG generates the feedback pulse (fb\_pulse) from CLK\_OUT. Subsequently, the combined pulse signal propagates through the HCDL and produces the next rising transition of the toggle signal. The first 1 bit location of tdc\_data [63:0] from the MSB to the LSB is 16. However, the logic 1 state of CLK\_OUT indicates that the pulse signal has already propagated through the HCDL and looped back to the HCDL again. Therefore, the period of the input clock (CLK\_IN) is quantized as 80 (= 16 + 64) coarsetuning delay unit's delay time. For the proposed ADDCC, the



Fig. 6. Timing diagram of the TDC with a low-frequency input.



Fig. 7. Timing diagram of the TDC with a high-frequency input.

HCDL needs to provide a half-cycle delay time of the input clock such that tdc\_code [5:0] output by the TDC encoder is  $40 \ (=80/2)$ .

When the period of the input clock (CLK\_IN) is smaller than the maximum delay time of the HCDL, the short pulses require more than one input clock cycle to pass through the full delay line, as shown in Fig. 7. Thus, at the next rising edge of the input clock (CLK\_IN), the output clock (CLK\_OUT) does not have a rising transition in this case. In Fig. 7, the first 1 bit location of tdc\_data [63:0] from the MSB to the LSB is 20. Therefore, tdc\_code [5:0] should be 10 (=20/2). With the TDC, the proposed ADDCC can achieve fast lock-in time within 15 input clock cycles.

#### **III. CIRCUIT IMPLEMENTATION**

Fig. 8 shows the block and timing diagrams of the PG. The PG generates narrow pulses to propagate through the HCDL at rising transitions of the input clocks (CLK\_A and CLK\_B). The OR gate outputs the short pulses (PG\_OUT) to the HCDL from signals a\_pulse and b\_pulse. Fig. 8 also shows that the PG can generate pulses with a



Fig. 8. Block diagram and timing diagram of the PG.



Fig. 9. Duty-cycle distortion caused by the TDC-embedded CDL.

fixed pulsewidth when the duty cycle of the input clock (CLK\_A or CLK\_B) is greater than or smaller than 50%. When the pulsewidth of the input clock is longer than the buffer chain delay, the PG generates pulses whose pulsewidth is equal to the buffer chain delay. Oppositely, when the pulsewidth of the input clock is shorter than the buffer chain delay, the PG generates pulses whose pulsewidth is equal to the input clock. Hence, once the pulsewidth is too small and cannot trigger the DFF, the proposed ADDCC will not work correctly.

After integrating the DFFs of the TDC into the CDL, the capacitance loadings of the individual NAND gates are not equal. Fig. 9 shows the duty-cycle output of the TDC-embedded CDL at the *N*th coarse-tuning stage with a 50% duty-cycle input clock. The maximum duty-cycle distortion caused by the CDL is 4.8% at all process corners. Since the proposed PG generates pulses with a fixed pulsewidth, and the CDL increases the pulsewidth at all process corners. As a result, the input duty-cycle range will not be affected by the duty-cycle distortion caused by the HCDL.

Cascaded delay line architectures [10], [12], [14]–[18], [20], [21] not only increases the area cost and power consumption of the chip but also causes a large cycle-to-cycle jitter when the coarse-tuning control code is switching. Therefore, the interpolator-based FDL [19] is used to enhance the resolution of the HCDL and guarantees that the controllable delay range of the FDL is equal to one coarse-tuning step with PVT variations.



Fig. 10. Proposed FDL.



Fig. 11. DNL of the proposed FDL.

Fig. 10 shows the architecture and the timing diagram of the proposed FDL. The propagation delay of the FDL is controlled by the driving strength of two parallel connected tristate buffer arrays. The rising edge of the output clock (OUT) will be close to CA OUT when the fine-tuning control code (code [30:0]) sets to the maximum value (i.e., 31'h7FFF FFFF). In contrast, the output clock (OUT) will be close to CB\_OUT when the fine-tuning control code sets to the minimum value (i.e., 31'h0). By adjusting the number of turned-ON tristate buffers in the arrays, the resolution of the FDL can be enhanced to be 1/31 that of the coarse-tuning step. Therefore, the output duty-cycle error of the proposed ADDCC can be further reduced. The proposed FDL has a maximum differential nonlinearity (DNL) of -0.71 LSB, as shown in Fig. 11. DNL is a term describing the deviation between two delay values corresponding to adjacent input digital control codes. DNL of the proposed FDL is higher than -1.0 LSB, and this indicates that the proposed FDL has a monotonic response at all process corners.

#### **IV. PERFORMANCE ANALYSIS**

A bang-bang PD [16] is used in the proposed ADDCC to compare the phase relationship between the input clock and the output clock. When the ADDCC is locked, the following equation should be satisfied:

$$T_{\text{CLK}\_\text{OUT}} = T_{\text{CLK}\_\text{IN}}$$
  
= 2(T<sub>PG</sub> + T<sub>AND</sub> + T<sub>HCDL</sub> + T<sub>DFF</sub>)  
= 2(T<sub>PG</sub> + T<sub>AND</sub> + T<sub>FDL</sub> + T<sub>CDL</sub> + T<sub>DFF</sub>) (1)



Fig. 12. Microphotograph of the proposed ADDCC.

where  $T_{\text{CLK\_IN}}$  is the period of the input clock,  $T_{\text{CLK\_OUT}}$  is the period of the output clock,  $T_{\text{PG}}$  is the delay time of the PG,  $T_{\text{AND}}$  is the delay time of the AND gate,  $T_{\text{HCDL}}$  is the delay time of the HCDL that includes the delay time of the FDL ( $T_{\text{FDL}}$ ) and the delay time of the CDL ( $T_{\text{CDL}}$ ), and  $T_{\text{DFF}}$  is the clock-to-q delay of the DFF.

The maximum operating frequency of the proposed ADDCC is determined by the total intrinsic delay from the input clock (CLK\_IN) to the output clock (CLK\_OUT), as shown in (2). In (2),  $T_{\text{HCD}L\text{min}}$  is the intrinsic delay of the HCDL. Oppositely, the minimum operating frequency of the proposed ADDCC is given by (3). In (3),  $T_{\text{HCD}L\text{max}}$  is the maximum delay time of the HCDL. In our design, the CDL is composed of 63 coarse delay units to extend the operating frequency range to a lower frequency

$$T_{\text{CLK}_{\text{IN}_{\min}}} = 2(T_{\text{PG}} + T_{\text{AND}} + T_{\text{HCD}L_{\min}} + T_{\text{DFF}}) \qquad (2)$$

$$T_{\text{CLK}_{\text{IN}_{\text{max}}}} = 2(T_{\text{PG}} + T_{\text{AND}} + T_{\text{HCD}L_{\text{max}}} + T_{\text{DFF}}).$$
(3)

When PVT variations are considered, the input frequency range at all PVT corners is shown in (4) and (5). The slowslow corner and fast-fast corner dominate the maximum and minimum input operating frequencies, respectively

$$T_{\text{CLK}_{\text{IN}_{\min}}} = 2(T_{\text{PG},\text{SS}} + T_{\text{AND},\text{SS}} + T_{\text{HCD}L_{\min},\text{SS}} + T_{\text{DFF},\text{SS}})$$
(4)

$$T_{\text{CLK}_{\text{IN}_{\text{max}}}} = 2(T_{\text{PG},\text{FF}} + T_{\text{AND},\text{FF}} + T_{\text{HCD}_{\text{max}}\text{FF}} + T_{\text{DFF},\text{FF}}).$$
(5)

The proposed TDC quantizes the input clock period into digital codes. If the ADDCC is in high-frequency operation, as shown in Fig. 7, the input clock period in high-frequency operation ( $T_{\text{CLK}_{IN},H}$ ) after TDC operation can be expressed by (6), where  $T_{\text{CDU}}$  is the delay time of the coarse delay unit. After TDC operation, the CDL turns ON (n/2) CDUs to provide a delay time close to half of the input clock period. However, the output clock period in high-frequency operation ( $T_{\text{CLK}_{OUT},H}$ ) has a quantization error  $\Delta_H$ . This error can be further compensated by the ADDCC controller after TDC operation, but this quantization error will increase



Fig. 13. Block diagram of the test chip.



Fig. 14. Block diagram of the DIV\_FOUR circuit.

the lock-in time of the ADDCC

$$T_{\text{CLK\_IN},H} = T_{\text{PG}} + T_{\text{AND}} + T_{\text{FDL}} + nT_{\text{CDU}}$$

$$T_{\text{CDL}} = \frac{1}{2}(nT_{\text{CDU}})$$

$$= \frac{1}{2}(T_{\text{CLK\_IN},H} - T_{\text{PG}} - T_{\text{AND}} - T_{\text{FDL}})$$

$$T_{\text{CLK\_OUT},H} = 2(T_{\text{PG}} + T_{\text{AND}} + T_{\text{FDL}} + T_{\text{CDL}} + T_{\text{DFF}})$$

$$= T_{\text{CLK\_IN},H} + \frac{T_{\text{PG}} + T_{\text{AND}} + T_{\text{FDL}} + 2T_{\text{DFF}}}{T_{\text{CLK\_IN},H} + \Delta_{H}}$$

$$(6)$$

$$T_{\text{CLK\_IN},L} = 2(T_{\text{PG}} + T_{\text{AND}} + T_{\text{FDL}}) + T_{\text{DFF}} + nT_{\text{CDU}}$$

$$T_{\text{CDL}} = \frac{1}{2}(nT_{\text{CDU}})$$

$$= \frac{1}{2}[T_{\text{CLK\_IN,L}} - 2 \times (T_{\text{PG}} + T_{\text{AND}} + T_{\text{FDL}}) - T_{\text{DFF}}]$$

$$T_{\text{CLK\_OUT},L} = 2(T_{\text{PG}} + T_{\text{AND}} + T_{\text{FDL}}) - T_{\text{DFF}}]$$

$$T_{\text{CLK\_OUT},L} = 2(T_{\text{PG}} + T_{\text{AND}} + T_{\text{FDL}}) - T_{\text{DFF}}]$$

$$T_{\text{CLK\_OUT},L} = 2(T_{\text{PG}} + T_{\text{AND}} + T_{\text{FDL}}) - T_{\text{DFF}}]$$

$$T_{\text{CLK\_OUT},L} = 2(T_{\text{PG}} + T_{\text{AND}} + T_{\text{FDL}}) - T_{\text{DFF}}]$$

$$T_{\text{CLK\_IN,L}} + \Delta_{L}.$$

$$(7)$$



Fig. 15. Timing diagram of the DIV\_FOUR circuit.



Fig. 16. Measured output duty cycle with various input frequencies and duty cycles.

When the proposed ADDCC is in low-frequency operation, as shown in Fig. 6, the input clock period at low-frequency operation ( $T_{\text{CLK}_{\text{IN},L}}$ ) after TDC operation can be expressed by (7). The output clock period in low-frequency operation ( $T_{\text{CLK}_{\text{OUT},L}}$ ) has a small quantization error  $\Delta_L$ . This error can also be compensated by the ADDCC controller after TDC operation.





Fig. 17. Output clock at 734 MHz. (a) Duty-cycle measurement. (b) Jitter histogram.

The TDC quantization errors will be at least one DFFs propagation delay time. After TDC operation, the ADDCC controller with the proposed PD can reduce the residual duty-cycle error caused by the finite TDC resolution.

### V. EXPERIMENTAL RESULTS

The proposed ADDCC is fabricated using a 90-nm standard performance CMOS process, and the microphotograph of the ADDCC is shown in Fig. 12. The core area is  $170 \times 170 \ \mu m^2$ , and the chip area including I/O pads is  $734.24 \times 734.24 \ \mu m^2$ .

The chip consists of an ADDCC and a test chip circuit. Due to the speed limitations of the I/O pads, signals with a frequency higher than 300 MHz are not able to transmit through the I/O pads. Hence, we use a digitally controlled oscillator (DCO) and a duty-cycle generator (DUTY\_GEN) to generate an on-chip high-speed clock (DCO\_CLK) with various frequencies and duty cycles for testing the proposed ADDCC, as shown in Fig. 13. The DCO is designed as a MUX-type DCO, and its operating frequency ranges from 144 to 734 MHz. The DUTY\_GEN sets the output duty cycle from the duty selection bits (DUTY\_SELECT). The DCO and the DUTY\_GEN can only generate an output clock (*A*) with a duty cycle higher than 50%. Thus, a clock with a duty cycle smaller than 50% can be provided by





Fig. 18. Output clock at 144 MHz. (a) Duty-cycle measurement. (b) Jitter histogram.

an inversed signal (I\_A). The system clock selection bits (OUT\_SELECT) select the on-chip clock (DCO\_CLK) or the external clock (INPUT\_CLK) to be the ADDCCs input clock (SYSTEM\_CLK).

The divide-by-four (DIV\_FOUR) circuit is designed to divide the high-frequency signal to a lower frequency for measurement considerations, as shown in Fig. 14. DFFs triggered by the positive and negative edges of the CLK\_IN signal are used to divide the CLK\_IN frequency by four. After frequency division, the low-frequency signals (CLK\_P and CLK\_N) are able to be sent to the output pads. When the CLK\_IN frequency is low, we can directly send the input clock to the I/O pads without frequency division.

The timing diagram of the DIV\_FOUR circuit is shown in Fig. 15. If the period of the CLK\_IN is T and its pulsewidth is A, the duty cycle of the CLK\_IN is A/T. After frequency division, the period of CLK\_P and CLK\_N becomes TD (= 4 × T). Since the phase difference between the rising edges of CLK\_P and CLK\_N is still A, the duty cycle of the input clock (CLK\_IN) can be computed as (4 × A)/TD.

Fig. 16 summarizes the measurement results of the proposed ADDCC. As shown in Fig. 16, the input frequency ranges from 144 to 734 MHz, and the input duty-cycle ranges from 9% to 86%. The maximum output duty-cycle error is 1.78%. In addition, the core power is 1.0 V and the pad power is 3.3 V.

| Parameter                                 | Proposed                             | JSSC'08<br>[2]    | TVLSI'13<br>[21]                      | TVLSI'13<br>[15]                       | TVLSI'12<br>[3]                     | TCAS-II'06<br>[5] | JSSC'09<br>[6]   | ISSCC'08<br>[22]                  |
|-------------------------------------------|--------------------------------------|-------------------|---------------------------------------|----------------------------------------|-------------------------------------|-------------------|------------------|-----------------------------------|
| Phase Alignment                           | Yes                                  | No                | Yes                                   | Yes                                    | No                                  | Yes               | Yes              | Yes                               |
| Туре                                      | TDC/<br>HCDL                         | Analog<br>PWCL    | TDC/<br>HCDL/<br>Interpolator         | Sequential<br>Search/<br>HCDL          | TDC/<br>HCDL                        | TDC               | DCC/DLL          | DCC/DLL                           |
| Process                                   | 90 nm                                | 0.18 µm           | 0.18 µm                               | 65 nm                                  | 0.18 µm                             | 0.18 µm           | 0.18 µm          | 66 nm                             |
| Supply Voltage<br>(V)                     | 1.0                                  | 1.8               | 1.8                                   | 1.0                                    | 1.8                                 | 1.8               | 1.8              | 1.5                               |
| Frequency (MHz)                           | $75 \sim 734$                        | 50~1100           | $250\sim 625$                         | $262 \sim 1020$                        | $400 \sim 2000$                     | 800 ~ 1200        | 440~1500         | $100 \sim 1000$                   |
| Input Duty-Cycle<br>Range (%)             | 9~86                                 | $30 \sim 70$      | $30 \sim 70$                          | 14~86                                  | $20 \sim 80$                        | $40 \sim 60$      | $40 \sim 60$     | $40 \sim 60$                      |
| Maximum Output<br>Duty-Cycle Error<br>(%) | 1.78                                 | 1.0               | 1.6                                   | 1.4                                    | 3.5                                 | 1.5               | 1.8              | 1.0                               |
| Lock-in Time<br>(Cycle)                   | < 15                                 | < 138             | < 36                                  | N/A                                    | < 3.5                               | < 10              | < 15             | N/A                               |
| RMS Jitter                                | 4.11ps<br>@734MHz                    | 1.95ps<br>@1.3GHz | 2.56ps<br>@625MHz                     | 3.23ps<br>@1.02GHz                     | 3.55ps<br>@1GHz                     | 1.5ps<br>@1GHz    | 0.9ps<br>@1.5GHz | 5.26ps<br>@1GHz                   |
| Power<br>Consumption                      | 0.9mW<br>@75MHz<br>4.59mW<br>@734MHz | 4.8mW<br>@1.3GHz  | 8.4mW<br>@250MHz<br>10.8mW<br>@625MHz | 1.96mW<br>@262MHz<br>6.5mW<br>@1.02GHz | 1.76mW<br>@400MHz<br>3.6mW<br>@2GHz | 15mW<br>@1GHz     | 43mW<br>@1.5GHz  | 4.2mW<br>@100MHz<br>20mW<br>@1GHz |
| Area (mm <sup>2</sup> )                   | 0.0289                               | 0.2068            | 0.09                                  | 0.01                                   | 0.025                               | 0.23              | 0.053            | 0.111                             |
| PBR (mW)                                  | 0.47                                 | 0.02              | 0.78                                  | 1.66                                   | N/A                                 | 0.94              | 0.95             | 0.89                              |

TABLE I Performance Comparisons

The proposed ADDCC consumes 4.59 mW at 734 MHz, and 0.9 mW at 75 MHz.

Fig. 17 shows the duty-cycle measurement and the jitter histogram at 734 MHz. Signal No.3 is CLK\_P and Signal No.2 is CLK\_N, as shown in Fig. 15. As shown in Fig. 17(a), the frequency of the ADDCC output clock (OUTPUT\_CLK) should be four times faster than Signal No.3. Hence, the frequency of the output clock (OUTPUT\_CLK) is 734 MHz (=182.8109 × 4). The phase difference between two rising edges of Signal No.3 and Signal No.2 is 688.4 ps. Therefore, the duty cycle of the output clock (OUTPUT\_CLK) is 50.3% (= 4 × 0.6884/5.47367). As shown in Fig. 17(b), the peak-to-peak ( $P_K$ - $P_K$ ) jitter and the root-mean-square (rms) jitter are 27.13 and 4.1 ps at 734 MHz, respectively.

Fig. 18 shows the duty-cycle measurement and the jitter histogram at 144 MHz. As shown in Fig. 18(a), the frequency of the output clock (OUTPUT\_CLK) is 144 MHz (=  $35.933667 \times 4$ ). The phase difference between the two rising edges of Signal No.3 and Signal No.2 is 3.45 ns. Therefore, the duty cycle of the output clock (OUTPUT\_CLK) is 49.63% (=  $4 \times 3.452491/27.826028$ ). As shown in Fig. 18(b), the  $P_K$ - $P_K$  jitter and the rms jitter are 84.09 and 12.44 ps at 144 MHz, respectively.

Fig. 19 shows the duty-cycle measurement of the proposed ADDCC from an external 75 MHz clock input. Signal No.2 is

the input clock, and Signal No.3 is the output clock. In Fig. 19, these two signals are phase aligned. Hence, the proposed ADDCC does not insert an extra skew between the input clock and the output clock.

Table I lists the performance comparisons of the proposed ADDCC with current DCCs. A power bandwidth ratio (PBR) [8] is adopted to provide a fair performance comparison, as expressed in (8). The proposed ADDCC has the lowest PBR as compared with current ADDCCs. Although analog PWCL-based DCC has a small PBR, it occupies a relative large chip area as compared with other DCCs due to the on-chip loop filter. In addition, the output clock is not phase aligned with the input clock in the analog PWCL-based DCC [2].

The HCDL of the ADDCC [3] has only coarse-tuning delay units, and thus the duty-cycle error is higher than that of the other ADDCCs at high-frequency operation. Therefore, we did not include the ADDCC [3] in PBR comparisons. Furthermore, DCCs [2], [15], [21] are easily affected by unbalanced process variations, and thus, their architectures are not suitable for mass production. As compared with current DCCs, the proposed ADDCC not only has a relatively wide frequency range but also has a relatively wide input dutycycle range with small area cost and low-power consumption. Thus, the proposed ADDCC is suitable for high-speed on-chip







(b)

Fig. 19. Phase alignment measurement at 75 MHz with (a) 19.7% and (b) 83.6% input duty cycles.

duty-cycle correction applications

- NF: Normalized Frequency =  $F \times \frac{\text{Technology}}{0.09}$
- NP: Normalized Power

$$= P \times \left(\frac{0.09}{\text{Technology}}\right) \times \left(\frac{1.0}{VDD}\right) \times \frac{734}{F_{\text{max}}}$$

PBR: Power Bandwidth Ratio = NP ÷ 
$$\left(\frac{Nr_{max}}{NF_{min}}\right)$$
. (8)

## VI. CONCLUSION

A wide-range and low-cost ADDCC is presented in this paper. The proposed ADDCC uses delay-recycled architecture to reduce the delay line length to half of the reference clock period. Thus, the area cost is lower than other DCCs. In addition, the proposed ADDCC can achieve a wide-range operation with an input frequency ranging from 75 to 734 MHz and the input duty-cycle ranges from 9% to 86%, so it can be integrated into the SoC to correct duty-cycle error. Furthermore, the proposed ADDCC still works at unbalanced process corners, and it is therefore suitable for SoC applications.

#### REFERENCES

- R. Mehta, S. Seth, S. Shashidharan, B. Chattopadhyay, and S. Chakravarty, "A programmable, multi-GHz, wide-range duty cycle correction circuit in 45 nm CMOS process," in *Proc. Eur. Solid-State Circuits Conf. (ESSCIRC)*, Sep. 2012, pp. 257–260.
   K.-H. Cheng, C.-W. Su, and K.-F. Chang, "A high linearity, fast-
- [2] K.-H. Cheng, C.-W. Su, and K.-F. Chang, "A high linearity, fastlocking pulsewidth control loop with digitally programmable duty cycle correction for wide range operation," *IEEE J. Solid-State Circuits*, vol. 43, no. 2, pp. 399–413, Feb. 2008.
- [3] J. Gu, J. Wu, D. Gu, M. Zhang, and L. Shi, "All-digital wide range precharge logic 50% duty cycle corrector," *IEEE Trans. Very Large Scale Integr. (VLSI) Syst.*, vol. 20, no. 4, pp. 760–764, Apr. 2012.
- [4] Y.-M. Wang and J.-S. Wang, "An all-digital 50% duty-cycle corrector," in *Proc. IEEE Int. Symp. Circuits Syst. (ISCAS)*, May 2004, pp. II-925–II-928.
- [5] S.-K. Kao and S.-I. Liu, "All-digital fast-locked synchronous duty-cycle corrector," *IEEE Trans. Circuits Syst. II, Exp. Briefs*, vol. 53, no. 12, pp. 1363–1367, Dec. 2006.
- [6] D. Shin, J. Song, H. Chae, and C. Kim, "A 7 ps jitter 0.053 mm fast lock all-digital dll with a wide range and high resolution DCC," *IEEE J. Solid-State Circuits*, vol. 44, no. 9, pp. 2437–2451, Sep. 2009.
- [7] S.-K. Kao and S.-I. Liu, "A wide-range all-digital duty cycle corrector with a period monitor," in *Proc. IEEE Int. Conf. Electron Devices Solid-State Circuits (EDSSC)*, Dec. 2007, pp. 349–352.
- [8] Y.-M. Wang, J.-T. Yu, Y. Surya, and C.-H. Huang, "A compact delayrecycled clock skew-compensation and/or duty-cycle-correction circuit," in *Proc. IEEE Int. SOC Conf. (SOCC)*, Sep. 2011, pp. 42–47.
- [9] S.-N. Wei, Y.-M. Wang, J.-H. Peng, and Y. Surya, "A range extending delay-recycled clock skew-compensation and/or duty-cycle-correction circuit," in *Proc. IEEE Int. Symp. VLSI Design, Autom., Test (VLSI-DAT)*, Apr. 2012, pp. 1–4.
  [10] R. Swathi and M. B. Srinivas, "All digital duty cycle correction cir-
- [10] R. Swathi and M. B. Srinivas, "All digital duty cycle correction circuit in 90 nm based on mutex," in *Proc. IEEE Comput. Soc. Annu. Symp. VLSI (ISVLSI)*, May 2009, pp. 258–262.
- [11] Y.-J. Min et al., "A 0.31–1 GHz fast-corrected duty-cycle corrector with successive approximation register for DDR DRAM applications," *IEEE Trans. Very Large Scale Integr. (VLSI) Syst.*, vol. 20, no. 8, pp. 1524–1528, Aug. 2012.
- [12] J.-W. Ke, S.-Y. Huang, and D.-M. Kwai, "A high-resolution all-digital duty-cycle corrector with a new pulse-width detector," in *Proc. IEEE Int. Conf. Electron Devices Solid-State Circuits (EDSSC)*, Dec. 2010, pp. 1–4.
- [13] P. Chen, S.-W. Chen, and J.-S. Lai, "A low power wide tange duty cycle corrector based on pulse shrinking/stretching mechanism," in *Proc. IEEE Asian Solid-State Circuits Conf. (ASSCC)*, Nov. 2007, pp. 460–463.
- [14] D.-H. Jung, K. Ryu, J.-H. Park, and S.-O. Jung, "A low-power and small-area all-digital delay-locked loop with closed-loop duty-cycle correction," in *Proc. Eur. Solid-State Circuits Conf. (ESSCIRC)*, Sep. 2012, pp. 181–184.
- [15] C.-C. Chung, D. Sheng, and S.-E. Shen, "High-resolution all-digital duty-cycle corrector in 65-nm CMOS technology," *IEEE Trans. Very Large Scale Integr. (VLSI) Syst.*, vol. 22, no. 5, pp. 1096–1105, May 2014.
- [16] C.-C. Chung and W.-C. Dai, "A referenceless all-digital fast frequency acquisition full-rate CDR circuit for USB 2.0 in 65 nm CMOS technology," in *Proc. Int. Symp. VLSI Design, Autom., Test (VLSI-DAT)*, Apr. 2011, pp. 1–4.
- [17] H.-J. Hsu, C.-C. Tu, and S.-Y. Huang, "A high-resolution all-digital phase-locked loop with its application to built-in speed grading for memory," in *Proc. IEEE Int. Symp. VLSI Design, Autom.*, *Test (VLSI-DAT)*, Apr. 2008, pp. 267–270.
- [18] C.-C. Chung and C.-Y. Lee, "An all-digital phase-locked loop for highspeed clock generation," *IEEE J. Solid-State Circuits*, vol. 38, no. 2, pp. 347–351, Feb. 2003.
- [19] C.-C. Chung, D. Sheng, and W.-D. Ho, "A low-power and small-area alldigital spread-spectrum clock generator in 65 nm CMOS technology," in *Proc. Int. Symp. VLSI Design, Autom., Test (VLSI-DAT)*, Apr. 2012, pp. 1–4.
- [20] R.-J. Yang and S.-I. Liu, "A 40–550 MHz harmonic-free all-digital delay-locked loop using a variable SAR algorithm," *IEEE J. Solid-State Circuits*, vol. 42, no. 2, pp. 361–373, Feb. 2007.
- [21] Y.-G. Chen, H.-W. Tsao, and C.-S. Hwang, "A fast-locking all-digital deskew buffer with duty-cycle correction," *IEEE Trans. Very Large Scale Integr. (VLSI) Syst.*, vol. 21, no. 2, pp. 270–280, Feb. 2013.
- [22] W.-J. Yun et al., "A 0.1-to-1.5 GHz 4.2 mW all-digital DLL with dual duty-cycle correction circuit and update gear circuit for DRAM in 66 nm CMOS technology," in *IEEE Int. Solid-State Circuits Conf., Dig. Tech. Papers (ISSCC)*, Feb. 2008, pp. 282–283.



**Ching-Che Chung** (S'01–M'03) received the B.S. and Ph.D. degrees in electronics engineering from National Chiao Tung University, Hsinchu, Taiwan, in 1997 and 2003, respectively.

He served as a Post-Doctoral Researcher with National Chiao Tung University from 2004 to 2008, where he was involved in system-on-a-chip (SoC) design methodologies and high-speed interface circuit design. In 2008, he joined the faculty of the Department of Computer Science and Information Engineering, National Chung Cheng

University, Chiayi, Taiwan, where he is currently an Associate Professor. His current research interests include wireless and wireline communication systems, low-power and SoC design technology, mixed-signal integrated circuits design and sensor circuits design, all-digital phase-locked loop, all-digital delay-locked loop, and its applications.



**Chang-Jun Li** received the M.S. degree in computer science and information engineering from National Chung Cheng University, Chiayi, Taiwan, in 2013. He is currently a Hardware Engineer with the Department of Research and Development, Himax Technologies Incorporated, Hsinchu, Taiwan, where he is involved in driver integrated circuits applications. His current research interests include systemon-a-chip design methodologies and duty-cycle correctors design.



**Duo Sheng** (S'07–M'12) received the B.S. and M.S. degrees in electrical engineering from National Chung Cheng University, Chiayi, Taiwan, in 1997 and 1999, respectively, and the Ph.D. degree in electronics engineering from National Chiao Tung University, Hsinchu, Taiwan, in 2010.

He was with Macronix Group, Hsinchu, from 1999 to 2009, where he was involved in systemon-a-chip (SoC) design, high-performance clocking IP development, and high-speed interface circuit design. He joined the faculty of the Department of

Electrical Engineering, Fu Jen Catholic University, Taipei, Taiwan, in 2010, where he is currently an Assistant Professor. His current research interests include low-power and high-speed digital integrated circuits and systems, all-digital clocking generator, and low-power SoC for biomedical applications.